For the most recent entries see the Petri Nets Newsletter.

Designing Dedicated Parallel Architectures with Petri Nets.

Joerg, W.B.

In: Proceedings of the IEEE Pacific Rim Conference on Communications, Computers and Signal Processing, 1989, Victoria, BC, Canada, pages 147-151. New York, NY, USA: IEEE, 1989.

Abstract: A subclass of Petri nets is identified, amenable for direct casting into silicon, and is extended for incorporation into a practicable design process for parallel structures on single chips. The performance of the nets derived through this process can be tuned to given speed or area requirements by folding. Basic folding techniques are introduced. The result is an asynchronous reconfigurable network of heterogeneous processing elements that can execute in parallel. For implementation a netlist description of the network is fed to conventional VSLI design tools.

Keywords: designing parallel architectures (with) nets; performance; basic folding technique; folding (of nets); reconfigurable network; VLSI.


Do you need a refined search? Try our search engine which allows complex field-based queries.

Back to the Petri Nets Bibliography